bcm_signal_delay_vec Entity Reference

Flexible shift-register as delay unit. More...

Inheritance diagram for bcm_signal_delay_vec:

Inheritance graph
[legend]
Collaboration diagram for bcm_signal_delay_vec:

Collaboration graph
[legend]

List of all members.


Architectures

bcm_signal_delay_vec_arc Architecture
 Flexible shift-register as delay unit. More...

Libraries

ieee 
 standard IEEE library
work 
unisim 
 Library with Xilinx primitives.

Packages

std_logic_1164 
 std_logic definitions, see file
std_logic_arith 
 arithmetic operations on std_logic datatypes, see file
std_logic_unsigned 
 unsigned functions use ieee.std_logic_unsigned.all; operators for std_logic_vector type, see file
main_components  Package <main_components>
vcomponents 
 Header with Xilinx primitives.

Ports

CLK  in std_logic
 40 MHz clock
SCLR  in std_logic
 synchronous clear (reset) signal
delay_setting  in std_logic_vector ( 7 downto 0 )
 delay length set
data_input  in std_logic_vector ( 31 downto 0 )
 input signal
data_output  out std_logic_vector ( 31 downto 0 )
 output signal


Detailed Description

Flexible shift-register as delay unit.

Definition at line 39 of file bcm_signal_delay_vec.vhd.


Member Data Documentation

CLK in std_logic [Port]

40 MHz clock

Definition at line 41 of file bcm_signal_delay_vec.vhd.

data_input in std_logic_vector ( 31 downto 0 ) [Port]

input signal

Definition at line 44 of file bcm_signal_delay_vec.vhd.

data_output out std_logic_vector ( 31 downto 0 ) [Port]

output signal

Definition at line 45 of file bcm_signal_delay_vec.vhd.

delay_setting in std_logic_vector ( 7 downto 0 ) [Port]

delay length set

Definition at line 43 of file bcm_signal_delay_vec.vhd.

ieee library [Library]

standard IEEE library

Reimplemented in main_components.

Definition at line 24 of file bcm_signal_delay_vec.vhd.

SCLR in std_logic [Port]

synchronous clear (reset) signal

Definition at line 42 of file bcm_signal_delay_vec.vhd.

std_logic_1164 package [Package]

std_logic definitions, see file

Reimplemented in main_components.

Definition at line 26 of file bcm_signal_delay_vec.vhd.

std_logic_arith package [Package]

arithmetic operations on std_logic datatypes, see file

Definition at line 28 of file bcm_signal_delay_vec.vhd.

std_logic_unsigned package [Package]

unsigned functions use ieee.std_logic_unsigned.all; operators for std_logic_vector type, see file

Definition at line 30 of file bcm_signal_delay_vec.vhd.

unisim library [Library]

Library with Xilinx primitives.

Definition at line 34 of file bcm_signal_delay_vec.vhd.

vcomponents package [Package]

Header with Xilinx primitives.

Definition at line 36 of file bcm_signal_delay_vec.vhd.


The documentation for this class was generated from the following file:

Author: M.Niegl
Generated on Tue Nov 4 00:48:55 2008 for BCM-AAA by doxygen 1.5.7.1-20081012